04.04.2017 16:45:00
|
Cadence Voltus IC Power Integrity Solution Enables Juniper Networks to Achieve First-Pass Silicon Success for its Largest Networking SoC
Company uses industry's first distributed processing capability from Cadence that enables faster turnaround times and signoff accuracy on the latest FinFET process
SAN JOSE, Calif., April 4, 2017 /PRNewswire/ -- Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced that Juniper Networks achieved first-pass silicon success for its largest system-on-chip (SoC) design with hundreds of millions of instances on the latest FinFET process using the Cadence® Voltus™ IC Power Integrity Solution. With the Cadence solution in place, Juniper yielded faster turnaround times and improved signoff accuracy when compared with its previous solution.
In addition to faster turnaround and improved accuracy, the Voltus IC Power Integrity Solution incorporates the industry's first distributed processing capability that enabled the Juniper design team to efficiently run full-chip power grid integrity analysis. The Voltus IC Power Integrity Solution streamlined Juniper's signoff process with near-linear performance scalability on hundreds of millions of instances on hundreds of machines. It also provided Juniper with full-flat analysis of complex, billion-node designs, enabling the design team to run full chip-level power signoff without having to break the chip into multiple partitions. In addition, the seamless integration with the Cadence Innovus™ Implementation System and the Tempus™ Timing Signoff Solution enabled Juniper to optimize designs and achieve design closure faster through placement IR-aware fixing, clock STA/jitter analysis and floor-planning fixing.
"Juniper designs high-performance SoCs that require accurate and fast power signoff on extra-dense, complex power grids," said Sanjay Kumar, senior director ASIC Designs at Juniper Networks. "The Voltus IC Power Integrity Solution provided several efficiencies that enabled us to shorten the time to design closure on our largest ever switch-chip FinFET design so that we can stay in front of the competition. Given our successful, accurate silicon results, we're planning to use the Voltus IC Power Integrity Solution for all of our advanced-node designs."
"Ever-increasing chip size and power-grid complexity in networking, cloud computing, graphic processing and mobile communications at advanced nodes can create challenges with signoff accuracy and turnaround time," said KT Moore, senior product management group director of the Digital & Signoff Group at Cadence. "By using the Voltus IC Power Integrity Solution and its distributed processing capability, incorporating the latest programing techniques in data structure, modeling and massively parallel processing over multiple computer servers in matrix-solver algorithms, Juniper was able to achieve its design goals without losing any accuracy."
The Voltus IC Power Integrity Solution is a full-chip, cell-level power signoff tool that provides accurate, fast, and high-capacity analysis and optimization technologies. For more information, please visit www.cadence.com/go/voltusic.
About Cadence
Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence® software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company's System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at cadence.com.
This press release contains certain forward-looking statements that are based on our current expectations and involve numerous risks and uncertainties that may cause these forward-looking statements to be inaccurate. Risks that may cause these forward-looking statements to be inaccurate include, among others, the risks detailed from time-to-time in our U.S. Securities and Exchange Commission filings and reports, including, but not limited to, our most recent quarterly report on Form 10-Q and our annual report on Form 10-K. We do not intend to update the information contained in this press release.
© 2017 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.
For more information, please contact:
Cadence Newsroom
408-944-7039
newsroom@cadence.com
To view the original version on PR Newswire, visit:http://www.prnewswire.com/news-releases/cadence-voltus-ic-power-integrity-solution-enables-juniper-networks-to-achieve-first-pass-silicon-success-for-its-largest-networking-soc-300434145.html
SOURCE Cadence Design Systems, Inc.
Wenn Sie mehr über das Thema Aktien erfahren wollen, finden Sie in unserem Ratgeber viele interessante Artikel dazu!
Jetzt informieren!
Nachrichten zu Cadence Design Systems Inc.mehr Nachrichten
17.12.24 |
S&P 500-Titel Cadence Design Systems-Aktie: So viel hätten Anleger mit einem Investment in Cadence Design Systems von vor 3 Jahren verdient (finanzen.at) | |
10.12.24 |
S&P 500-Titel Cadence Design Systems-Aktie: So viel hätten Anleger mit einem Investment in Cadence Design Systems von vor einem Jahr verdient (finanzen.at) | |
05.12.24 |
Schwache Performance in New York: S&P 500 letztendlich in der Verlustzone (finanzen.at) | |
05.12.24 |
Zurückhaltung in New York: NASDAQ 100 zum Ende des Donnerstagshandels im Minus (finanzen.at) | |
05.12.24 |
NASDAQ-Handel NASDAQ 100 präsentiert sich leichter (finanzen.at) | |
05.12.24 |
Angespannte Stimmung in New York: S&P 500 zeigt sich schwächer (finanzen.at) | |
05.12.24 |
Schwache Performance in New York: NASDAQ 100 präsentiert sich am Mittag leichter (finanzen.at) | |
05.12.24 |
NASDAQ 100-Handel aktuell: NASDAQ 100 verbucht zum Start des Donnerstagshandels Abschläge (finanzen.at) |