07.03.2005 15:01:00

Cadence Delivers Industry's First Full-Chip Test Technology

Cadence Delivers Industry's First Full-Chip Test Technology


    Business Editors/High-Tech Writers
    D.A.T.E.

    MUNICH, Germany & SAN JOSE, Calif.--(BUSINESS WIRE)--March 7, 2005--

    Encounter Test Architect's Unified Compiler-Based Methodology
    Delivers Faster Development of Higher-Quality Test Infrastructure

    Cadence Design Systems, Inc. (NYSE:CDN)(Nasdaq:CDN) today announced Cadence(R) Encounter(TM) Test Architect, the industry's first full-chip test architecture development product. It includes the industry's first unified compiler-based methodology for full-chip test. The result is faster development of a higher-quality test infrastructure than is currently possible with point test tools.
    Based on a unique test infrastructure compiler, Encounter Test Architect supports a unified methodology for specifying, compiling, and verifying full-chip test. This includes scan, compression, memory BIST, on-product clock generation, boundary scan, and I/O test.
    Currently, designs can contain a number of cores, hundreds of memories and a complex hierarchy of RTL blocks. To create the necessary full-chip test today, test teams separately specify, implement, and verify each structural element -- typically with different tools -- and manually create the test infrastructure that ties everything together. This tedious, time-consuming, error-prone process is increasingly responsible for silicon re-designs, unnecessarily high cost of test, and poorer product quality.
    "Kawasaki Microelectronics (K-Micro) worked closely with Cadence as it developed key components of Encounter Test Architect," said Yoshihito Nishizaki, Group Chief, CAD System Front End, Kawasaki Microelectronics. "We achieved excellent results with Encounter Test's OPMISR+ compression and OPCG (On Product Clock Generation) for delay test, including True-Time delay test, on many of our designs. We believe that this unified compiler-based methodology is a highly effective way to create high-quality yet low-cost test infrastructures for nanometer designs."
    Encounter Test Architect's methodology is based on test infrastructure compilation. Test engineers use the product's unified environment to specify, compile and verify full-chip test capabilities, including the individual test structures and the hierarchical (or flat) test infrastructure.
    The Encounter Test Architect infrastructure compiler includes a new robust memory BIST capability with high fault coverage, easy BIST engine sharing, and automatic insertion and connection across the design hierarchy.
    The Encounter Test Architect team worked closely with ARM(R) to develop and validate the memory BIST solution. This ensured product interoperability and Encounter Test Architect's support of all ARM-recommended test algorithms.
    "As a leading semiconductor memory provider, ARM is committed to providing customers with solutions that enable the successful design of complex system-on-chips (SoCs)," said Neal Carney, vice president of marketing, ARM Physical IP. "We believe that our memory generators, when coupled with Encounter Test Architect, will help provide high-quality, cost-effective and efficient solutions to help designers reach silicon success."
    Customers will benefit from Encounter Test Architect with increased productivity, accelerated time to tapeout, reduced cost of test, and improved end-product quality.
    "Test teams have become bogged down in trying to piece together their test infrastructures using a set of inconsistent point tools," said Paul Estrada, general manager of Encounter Test at Cadence. "Encounter Test Architect's unique compiler-based methodology delivers superior internal test structures with automatic test infrastructure compilation and verification -- all from a single specification. This is a huge step forward for test teams working on complex SoCs designs."
    Encounter Test Architect will be available for shipment at the end of April 2005.

    About Cadence

    Cadence is the world's largest supplier of electronic design technologies and engineering services. Cadence products and services are used to accelerate and manage the design of semiconductors, computer systems, networking equipment, telecommunications equipment, consumer electronics, and other electronics based products. With approximately 4,900 employees and 2004 revenues of approximately $1.2 billion, Cadence has sales offices, design centers, and research facilities around the world. The company is headquartered in San Jose, Calif., and trades on both the New York Stock Exchange and Nasdaq under the symbol CDN. More information is available at www.cadence.com.

    Cadence, the Cadence logo, and Encounter are registered trademarks of Cadence Design Systems in the United States and other countries. All other trademarks are the property of their respective owners.

--30--JC/sf*

CONTACT: Cadence Design Systems, Inc. Judy Erkanat, 408-894-2302 jerkanat@cadence.com

KEYWORD: CALIFORNIA GERMANY INTERNATIONAL EUROPE INDUSTRY KEYWORD: HARDWARE SOFTWARE TRADESHOW PRODUCT SOURCE: Cadence Design Systems, Inc.

Copyright Business Wire 2005

Analysen zu Cadence Design Systems Inc.mehr Analysen

Eintrag hinzufügen
Hinweis: Sie möchten dieses Wertpapier günstig handeln? Sparen Sie sich unnötige Gebühren! Bei finanzen.net Brokerage handeln Sie Ihre Wertpapiere für nur 5 Euro Orderprovision* pro Trade? Hier informieren!
Es ist ein Fehler aufgetreten!

Aktien in diesem Artikel

Cadence Design Systems Inc. 295,40 -0,40% Cadence Design Systems Inc.